46#define DEBUG_TYPE "reg-scavenging"
48STATISTIC(NumScavengedRegs,
"Number of frame index regs scavenged");
51 LiveUnits.addRegMasked(Reg, LaneMask);
63 for (ScavengedInfo &
SI : Scavenged) {
71 LiveUnits.addLiveIns(MBB);
77 LiveUnits.addLiveOuts(MBB);
83 LiveUnits.stepBackward(
MI);
86 for (ScavengedInfo &
I : Scavenged) {
87 if (
I.Restore == &
MI) {
96 return includeReserved;
97 return !LiveUnits.available(Reg);
126static std::pair<MCPhysReg, MachineBasicBlock::iterator>
131 bool FoundTo =
false;
140 assert(From->getParent() == To->getParent() &&
141 "Target instruction is in other than current basic block, use "
142 "enterBasicBlockEnd first");
152 if (!
MRI.isReserved(
Reg) && Used.available(
Reg) &&
154 return std::make_pair(
Reg,
MBB.end());
164 Used.accumulate(*std::next(From));
174 if (Survivor == 0 || !Used.available(Survivor)) {
177 if (!
MRI.isReserved(
Reg) && Used.available(
Reg)) {
182 if (AvilableReg == 0)
184 Survivor = AvilableReg;
186 if (--InstrCountDown == 0)
191 bool FoundVReg =
false;
193 if (MO.isReg() && MO.getReg().isVirtual()) {
202 if (
I ==
MBB.begin())
205 assert(
I !=
MBB.begin() &&
"Did not find target instruction while "
206 "iterating backwards");
209 return std::make_pair(Survivor, Pos);
214 while (!
MI.getOperand(i).isFI()) {
216 assert(i <
MI.getNumOperands() &&
"Instr doesn't have FrameIndex operand!");
221RegScavenger::ScavengedInfo &
227 const MachineFunction &MF = *Before->getMF();
229 unsigned NeedSize = TRI->getSpillSize(RC);
230 Align NeedAlign = TRI->getSpillAlign(RC);
232 unsigned SI = Scavenged.size(), Diff = std::numeric_limits<unsigned>::max();
234 for (
unsigned I = 0;
I < Scavenged.size(); ++
I) {
235 if (Scavenged[
I].
Reg != 0)
238 int FI = Scavenged[
I].FrameIndex;
239 if (FI < FIB || FI >= FIE)
243 if (NeedSize > S || NeedAlign >
A)
251 unsigned D = (S - NeedSize) + (
A.value() - NeedAlign.
value());
258 if (SI == Scavenged.size()) {
261 Scavenged.push_back(ScavengedInfo(FIE));
265 Scavenged[
SI].Reg =
Reg;
269 if (!TRI->saveScavengerRegister(*MBB, Before,
UseMI, &RC,
Reg)) {
271 int FI = Scavenged[
SI].FrameIndex;
272 if (FI < FIB || FI >= FIE) {
274 TRI->getName(
Reg) +
" from class " +
275 TRI->getRegClassName(&RC) +
276 ": Cannot scavenge register without an emergency "
279 TII->storeRegToStackSlot(*MBB, Before,
Reg,
true, FI, &RC, TRI,
Register());
283 TRI->eliminateFrameIndex(
II, SPAdj, FIOperandNum,
this);
290 TRI->eliminateFrameIndex(
II, SPAdj, FIOperandNum,
this);
292 return Scavenged[
SI];
297 bool RestoreAfter,
int SPAdj,
310 if (Reg != 0 && SpillBefore == MBB.end()) {
319 assert(Reg != 0 &&
"No register left to scavenge!");
322 RestoreAfter ? std::next(MBBI) : MBBI;
323 if (ReloadBefore != MBB.end())
325 ScavengedInfo &Scavenged = spill(Reg, RC, SPAdj, SpillBefore, ReloadBefore);
326 Scavenged.Restore = &*std::prev(SpillBefore);
327 LiveUnits.removeReg(Reg);
329 <<
" until " << *SpillBefore);
348 if (CommonMBB ==
nullptr)
350 assert(
MBB == CommonMBB &&
"All defs+uses must be in the same basic block");
353 if (!
MI.readsRegister(VReg, &
TRI)) {
354 assert((!RealDef || RealDef == &
MI) &&
355 "Can have at most one definition which is not a redefinition");
360 assert(RealDef !=
nullptr &&
"Must have at least 1 Def");
371 return !MO.getParent()->readsRegister(VReg, &TRI);
374 "Must have one definition that does not redefine vreg");
382 ReserveAfter, SPAdj);
383 MRI.replaceRegWith(VReg, SReg);
397 unsigned InitialNumVirtRegs =
MRI.getNumVirtRegs();
398 bool NextInstructionReadsVReg =
false;
405 if (NextInstructionReadsVReg) {
415 if (!
Reg.isVirtual() ||
Reg.virtRegIndex() >= InitialNumVirtRegs)
421 N->addRegisterKilled(SReg, &
TRI,
false);
427 NextInstructionReadsVReg =
false;
434 if (!
Reg.isVirtual() ||
Reg.virtRegIndex() >= InitialNumVirtRegs)
439 assert(!MO.isInternalRead() &&
"Cannot assign inside bundles");
440 assert((!MO.isUndef() || MO.isDef()) &&
"Cannot handle undef uses");
442 NextInstructionReadsVReg =
true;
446 I->addRegisterDead(SReg, &
TRI,
false);
452 if (!MO.isReg() || !MO.getReg().isVirtual())
454 assert(!MO.isInternalRead() &&
"Cannot assign inside bundles");
455 assert((!MO.isUndef() || MO.isDef()) &&
"Cannot handle undef uses");
456 assert(!MO.readsReg() &&
"Vreg use in first instruction not allowed");
460 return MRI.getNumVirtRegs() != InitialNumVirtRegs;
469 if (
MRI.getNumVirtRegs() == 0) {
481 LLVM_DEBUG(
dbgs() <<
"Warning: Required two scavenging passes for block "
482 <<
MBB.getName() <<
'\n');
505 bool runOnMachineFunction(MachineFunction &MF)
override {
525char ScavengerTest::ID;
528 "Scavenge virtual registers inside basic blocks",
false,
false)
unsigned const MachineRegisterInfo * MRI
MachineInstrBuilder & UseMI
MachineInstrBuilder MachineInstrBuilder & DefMI
assert(UImm &&(UImm !=~static_cast< T >(0)) &&"Invalid immediate!")
This file implements the BitVector class.
static GCRegistry::Add< ErlangGC > A("erlang", "erlang-compatible garbage collector")
static GCRegistry::Add< StatepointGC > D("statepoint-example", "an example strategy for statepoint")
static cl::opt< unsigned > InstrLimit("dfa-instr-limit", cl::Hidden, cl::init(0), cl::desc("If present, stops packetizing after N instructions"))
const HexagonInstrInfo * TII
Register const TargetRegisterInfo * TRI
Promote Memory to Register
uint64_t IntrinsicInst * II
#define INITIALIZE_PASS(passName, arg, name, cfg, analysis)
static Register scavengeVReg(MachineRegisterInfo &MRI, RegScavenger &RS, Register VReg, bool ReserveAfter)
Allocate a register for the virtual register VReg.
static unsigned getFrameIndexOperandNum(MachineInstr &MI)
static bool scavengeFrameVirtualRegsInBlock(MachineRegisterInfo &MRI, RegScavenger &RS, MachineBasicBlock &MBB)
Allocate (scavenge) vregs inside a single basic block.
static std::pair< MCPhysReg, MachineBasicBlock::iterator > findSurvivorBackwards(const MachineRegisterInfo &MRI, MachineBasicBlock::iterator From, MachineBasicBlock::iterator To, const LiveRegUnits &LiveOut, ArrayRef< MCPhysReg > AllocationOrder, bool RestoreAfter)
Given the bitvector Available of free register units at position From.
This file declares the machine register scavenger class.
This file defines the SmallVector class.
This file defines the 'Statistic' class, which is designed to be an easy way to expose various metric...
#define STATISTIC(VARNAME, DESC)
ArrayRef - Represent a constant reference to an array (0 or more elements consecutively in memory),...
A set of register units used to track register liveness.
bool available(MCRegister Reg) const
Returns true if no part of physical register Reg is live.
void init(const TargetRegisterInfo &TRI)
Initialize and clear the set.
MachineInstrBundleIterator< MachineInstr > iterator
Align getObjectAlign(int ObjectIdx) const
Return the alignment of the specified stack object.
int64_t getObjectSize(int ObjectIdx) const
Return the size of the specified object.
int getObjectIndexEnd() const
Return one past the maximum frame object index.
int getObjectIndexBegin() const
Return the minimum frame object index.
MachineFunctionPass - This class adapts the FunctionPass interface to allow convenient creation of pa...
const TargetSubtargetInfo & getSubtarget() const
getSubtarget - Return the subtarget for which this machine code is being compiled.
MachineFrameInfo & getFrameInfo()
getFrameInfo - Return the frame info object for the current function.
MachineRegisterInfo & getRegInfo()
getRegInfo - Return information about the registers currently in use.
const MachineFunctionProperties & getProperties() const
Get the function properties.
Representation of each machine instruction.
MachineOperand class - Representation of each machine instruction operand.
MachineInstr * getParent()
getParent - Return the instruction that this operand belongs to.
MachineRegisterInfo - Keep track of information for virtual and physical registers,...
defusechain_iterator< false, true, false, true, false > def_iterator
def_iterator/def_begin/def_end - Walk all defs of the specified register.
void enterBasicBlockEnd(MachineBasicBlock &MBB)
Start tracking liveness from the end of basic block MBB.
bool isRegUsed(Register Reg, bool includeReserved=true) const
Return if a specific register is currently used.
Register FindUnusedReg(const TargetRegisterClass *RC) const
Find an unused register of the specified register class.
void setRegUsed(Register Reg, LaneBitmask LaneMask=LaneBitmask::getAll())
Tell the scavenger a register is used.
void backward()
Update internal register state and move MBB iterator backwards.
void enterBasicBlock(MachineBasicBlock &MBB)
Start tracking liveness from the begin of basic block MBB.
Register scavengeRegisterBackwards(const TargetRegisterClass &RC, MachineBasicBlock::iterator To, bool RestoreAfter, int SPAdj, bool AllowSpill=true)
Make a register of the specific register class available from the current position backwards to the p...
BitVector getRegsAvailable(const TargetRegisterClass *RC)
Return all available registers in the register class in Mask.
Wrapper class representing virtual and physical registers.
virtual void determineCalleeSaves(MachineFunction &MF, BitVector &SavedRegs, RegScavenger *RS=nullptr) const
This method determines which of the registers reported by TargetRegisterInfo::getCalleeSavedRegs() sh...
virtual void processFunctionBeforeFrameFinalized(MachineFunction &MF, RegScavenger *RS=nullptr) const
processFunctionBeforeFrameFinalized - This method is called immediately before the specified function...
ArrayRef< MCPhysReg > getRawAllocationOrder(const MachineFunction &MF, bool Rev=false) const
Returns the preferred order for allocating registers from this register class in MF.
TargetRegisterInfo base class - We assume that the target defines a static array of TargetRegisterDes...
virtual const TargetFrameLowering * getFrameLowering() const
virtual const TargetInstrInfo * getInstrInfo() const
virtual const TargetRegisterInfo * getRegisterInfo() const =0
Return the target's register information.
constexpr char Align[]
Key for Kernel::Arg::Metadata::mAlign.
unsigned ID
LLVM IR allows to use arbitrary numbers as calling convention identifiers.
This is an optimization pass for GlobalISel generic memory operations.
void scavengeFrameVirtualRegs(MachineFunction &MF, RegScavenger &RS)
Replaces all frame index virtual registers with physical registers.
LLVM_ABI raw_ostream & dbgs()
dbgs() - This returns a reference to a raw_ostream for debugging messages.
LLVM_ABI void report_fatal_error(Error Err, bool gen_crash_diag=true)
uint16_t MCPhysReg
An unsigned integer type large enough to represent all physical registers, but not necessarily virtua...
auto find_if(R &&Range, UnaryPredicate P)
Provide wrappers to std::find_if which take ranges instead of having to pass begin/end explicitly.
LLVM_ABI Printable printReg(Register Reg, const TargetRegisterInfo *TRI=nullptr, unsigned SubIdx=0, const MachineRegisterInfo *MRI=nullptr)
Prints virtual and physical registers with or without a TRI instance.
uint64_t value() const
This is a hole in the type system and should not be abused.