LLVM 22.0.0git
SPIRVTargetMachine.cpp
Go to the documentation of this file.
1//===- SPIRVTargetMachine.cpp - Define TargetMachine for SPIR-V -*- C++ -*-===//
2//
3// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6//
7//===----------------------------------------------------------------------===//
8//
9// Implements the info about SPIR-V target spec.
10//
11//===----------------------------------------------------------------------===//
12
13#include "SPIRVTargetMachine.h"
14#include "SPIRV.h"
15#include "SPIRVGlobalRegistry.h"
16#include "SPIRVLegalizerInfo.h"
25#include "llvm/CodeGen/Passes.h"
29#include "llvm/Pass.h"
35#include <optional>
36
37using namespace llvm;
38
62
63static Reloc::Model getEffectiveRelocModel(std::optional<Reloc::Model> RM) {
64 if (!RM)
65 return Reloc::PIC_;
66 return *RM;
67}
68
69// Pin SPIRVTargetObjectFile's vtables to this file.
71
73 StringRef CPU, StringRef FS,
75 std::optional<Reloc::Model> RM,
76 std::optional<CodeModel::Model> CM,
77 CodeGenOptLevel OL, bool JIT)
78 : CodeGenTargetMachineImpl(T, TT.computeDataLayout(), TT, CPU, FS, Options,
80 getEffectiveCodeModel(CM, CodeModel::Small), OL),
81 TLOF(std::make_unique<SPIRVTargetObjectFile>()),
82 Subtarget(TT, CPU.str(), FS.str(), *this) {
84 setGlobalISel(true);
85 setFastISel(false);
86 setO0WantsFastISel(false);
88}
89
91#define GET_PASS_REGISTRY "SPIRVPassRegistry.def"
93}
94
95namespace {
96// SPIR-V Code Generator Pass Configuration Options.
97class SPIRVPassConfig : public TargetPassConfig {
98public:
99 SPIRVPassConfig(SPIRVTargetMachine &TM, PassManagerBase &PM)
100 : TargetPassConfig(TM, PM), TM(TM) {}
101
102 SPIRVTargetMachine &getSPIRVTargetMachine() const {
104 }
105 void addMachineSSAOptimization() override;
106 void addIRPasses() override;
107 void addISelPrepare() override;
108
109 bool addIRTranslator() override;
110 void addPreLegalizeMachineIR() override;
111 bool addLegalizeMachineIR() override;
112 bool addRegBankSelect() override;
113 bool addGlobalInstructionSelect() override;
114
115 FunctionPass *createTargetRegisterAllocator(bool) override;
116 void addFastRegAlloc() override {}
117 void addOptimizedRegAlloc() override {}
118
119 void addPostRegAlloc() override;
120 void addPreEmitPass() override;
121
122private:
123 const SPIRVTargetMachine &TM;
124};
125} // namespace
126
127// We do not use physical registers, and maintain virtual registers throughout
128// the entire pipeline, so return nullptr to disable register allocation.
129FunctionPass *SPIRVPassConfig::createTargetRegisterAllocator(bool) {
130 return nullptr;
131}
132
133// A place to disable passes that may break CFG.
134void SPIRVPassConfig::addMachineSSAOptimization() {
136}
137
138// Disable passes that break from assuming no virtual registers exist.
139void SPIRVPassConfig::addPostRegAlloc() {
140 // Do not work with vregs instead of physical regs.
141 disablePass(&MachineCopyPropagationID);
142 disablePass(&PostRAMachineSinkingID);
143 disablePass(&PostRASchedulerID);
144 disablePass(&FuncletLayoutID);
145 disablePass(&StackMapLivenessID);
146 disablePass(&PatchableFunctionID);
147 disablePass(&ShrinkWrapID);
148 disablePass(&LiveDebugValuesID);
149 disablePass(&MachineLateInstrsCleanupID);
150 disablePass(&RemoveLoadsIntoFakeUsesID);
151
152 // Do not work with OpPhi.
153 disablePass(&BranchFolderPassID);
154 disablePass(&MachineBlockPlacementID);
155
157}
158
161 return TargetTransformInfo(std::make_unique<SPIRVTTIImpl>(this, F));
162}
163
165 return new SPIRVPassConfig(*this, PM);
166}
167
168void SPIRVPassConfig::addIRPasses() {
170
173}
174
175void SPIRVPassConfig::addISelPrepare() {
176 if (TM.getSubtargetImpl()->isShader()) {
177 // Vulkan does not allow address space casts. This pass is run to remove
178 // address space casts that can be removed.
179 // If an address space cast is not removed while targeting Vulkan, lowering
180 // will fail during MIR lowering.
182
183 // 1. Simplify loop for subsequent transformations. After this steps, loops
184 // have the following properties:
185 // - loops have a single entry edge (pre-header to loop header).
186 // - all loop exits are dominated by the loop pre-header.
187 // - loops have a single back-edge.
188 addPass(createLoopSimplifyPass());
189
190 // 2. Removes registers whose lifetime spans across basic blocks. Also
191 // removes phi nodes. This will greatly simplify the next steps.
192 addPass(createRegToMemWrapperPass());
193
194 // 3. Merge the convergence region exit nodes into one. After this step,
195 // regions are single-entry, single-exit. This will help determine the
196 // correct merge block.
198
199 // 4. Structurize.
201
202 // 5. Reduce the amount of variables required by pushing some operations
203 // back to virtual registers.
205 }
206
210 if (TM.getSubtargetImpl()->isLogicalSPIRV())
213}
214
215bool SPIRVPassConfig::addIRTranslator() {
216 addPass(new IRTranslator(getOptLevel()));
217 return false;
218}
219
220void SPIRVPassConfig::addPreLegalizeMachineIR() {
223}
224
225// Use the default legalizer.
226bool SPIRVPassConfig::addLegalizeMachineIR() {
227 addPass(new Legalizer());
229 return false;
230}
231
232// Do not add the RegBankSelect pass, as we only ever need virtual registers.
233bool SPIRVPassConfig::addRegBankSelect() {
234 disablePass(&RegBankSelect::ID);
235 return false;
236}
237
239 "spv-emit-nonsemantic-debug-info",
240 cl::desc("Emit SPIR-V NonSemantic.Shader.DebugInfo.100 instructions"),
241 cl::Optional, cl::init(false));
242
243void SPIRVPassConfig::addPreEmitPass() {
246 }
247}
248
249namespace {
250// A custom subclass of InstructionSelect, which is mostly the same except from
251// not requiring RegBankSelect to occur previously.
252class SPIRVInstructionSelect : public InstructionSelect {
253 // We don't use register banks, so unset the requirement for them
254 MachineFunctionProperties getRequiredProperties() const override {
255 return InstructionSelect::getRequiredProperties().resetRegBankSelected();
256 }
257};
258} // namespace
259
260// Add the custom SPIRVInstructionSelect from above.
261bool SPIRVPassConfig::addGlobalInstructionSelect() {
262 addPass(new SPIRVInstructionSelect());
263 return false;
264}
#define LLVM_ABI
Definition Compiler.h:213
#define LLVM_EXTERNAL_VISIBILITY
Definition Compiler.h:132
DXIL Legalizer
This file declares the IRTranslator pass.
#define F(x, y, z)
Definition MD5.cpp:55
#define T
PassBuilder PB(Machine, PassOpts->PTO, std::nullopt, &PIC)
This file describes the interface of the MachineFunctionPass responsible for assigning the generic vi...
const GCNTargetMachine & getTM(const GCNSubtarget *STI)
LLVM_ABI LLVM_EXTERNAL_VISIBILITY void LLVMInitializeSPIRVTarget()
static cl::opt< bool > SPVEnableNonSemanticDI("spv-emit-nonsemantic-debug-info", cl::desc("Emit SPIR-V NonSemantic.Shader.DebugInfo.100 instructions"), cl::Optional, cl::init(false))
static TableGen::Emitter::Opt Y("gen-skeleton-entry", EmitSkeleton, "Generate example skeleton entry")
static TableGen::Emitter::OptClass< SkeletonEmitter > X("gen-skeleton-class", "Generate example skeleton class")
Target-Independent Code Generator Pass Configuration Options pass.
CodeGenTargetMachineImpl(const Target &T, StringRef DataLayoutString, const Triple &TT, StringRef CPU, StringRef FS, const TargetOptions &Options, Reloc::Model RM, CodeModel::Model CM, CodeGenOptLevel OL)
FunctionPass class - This class is used to implement most global optimizations.
Definition Pass.h:314
This pass is responsible for selecting generic machine instructions to target-specific instructions.
MachineFunctionProperties getRequiredProperties() const override
This class provides access to building LLVM's passes.
PassRegistry - This class manages the registration and intitialization of the pass subsystem as appli...
static LLVM_ABI PassRegistry * getPassRegistry()
getPassRegistry - Access the global registry object, which is automatically initialized at applicatio...
void registerPassBuilderCallbacks(PassBuilder &PB) override
Allow the target to modify the pass pipeline.
SPIRVTargetMachine(const Target &T, const Triple &TT, StringRef CPU, StringRef FS, const TargetOptions &Options, std::optional< Reloc::Model > RM, std::optional< CodeModel::Model > CM, CodeGenOptLevel OL, bool JIT)
TargetTransformInfo getTargetTransformInfo(const Function &F) const override
Get a TargetTransformInfo implementation for the target.
TargetPassConfig * createPassConfig(PassManagerBase &PM) override
Create a pass configuration object to be used by addPassToEmitX methods for generating a pipeline of ...
StringRef - Represent a constant reference to a string, i.e.
Definition StringRef.h:55
void setFastISel(bool Enable)
void setRequiresStructuredCFG(bool Value)
void setGlobalISel(bool Enable)
TargetOptions Options
void setO0WantsFastISel(bool Enable)
Target-Independent Code Generator Pass Configuration Options.
virtual void addPostRegAlloc()
This method may be implemented by targets that want to run passes after register allocation pass pipe...
virtual void addIRPasses()
Add common target configurable passes that perform LLVM IR to IR transforms following machine indepen...
virtual void addMachineSSAOptimization()
addMachineSSAOptimization - Add standard passes that optimize machine instructions in SSA form.
virtual void addISelPrepare()
Add common passes that perform LLVM IR to IR transforms in preparation for instruction selection.
This pass provides access to the codegen interfaces that are needed for IR-level transformations.
Target - Wrapper for Target specific information.
Triple - Helper class for working with autoconf configuration names.
Definition Triple.h:47
PassManagerBase - An abstract interface to allow code to add passes to a pass manager without having ...
Interfaces for registering analysis passes, producing common pass manager configurations,...
initializer< Ty > init(const Ty &Val)
This is an optimization pass for GlobalISel generic memory operations.
void initializeSPIRVEmitIntrinsicsPass(PassRegistry &)
FunctionPass * createSPIRVStructurizerPass()
LLVM_ABI FunctionPass * createPromoteMemoryToRegisterPass()
Definition Mem2Reg.cpp:114
MachineFunctionPass * createSPIRVEmitNonSemanticDIPass(SPIRVTargetMachine *TM)
Target & getTheSPIRV32Target()
ModulePass * createSPIRVEmitIntrinsicsPass(SPIRVTargetMachine *TM)
void initializeSPIRVPrepareFunctionsPass(PassRegistry &)
LLVM_ABI FunctionPass * createRegToMemWrapperPass()
Definition Reg2Mem.cpp:148
FunctionPass * createSPIRVPreLegalizerPass()
LLVM_ABI char & PatchableFunctionID
This pass implements the "patchable-function" attribute.
LLVM_ABI char & PostRASchedulerID
PostRAScheduler - This pass performs post register allocation scheduling.
LLVM_ABI char & RemoveLoadsIntoFakeUsesID
RemoveLoadsIntoFakeUses pass.
void initializeSPIRVMergeRegionExitTargetsPass(PassRegistry &)
FunctionPass * createSPIRVStripConvergenceIntrinsicsPass()
void initializeSPIRVPreLegalizerCombinerPass(PassRegistry &)
LLVM_ABI char & LiveDebugValuesID
LiveDebugValues pass.
void initializeSPIRVLegalizePointerCastPass(PassRegistry &)
FunctionPass * createSPIRVPreLegalizerCombiner()
void initializeSPIRVModuleAnalysisPass(PassRegistry &)
static Reloc::Model getEffectiveRelocModel(std::optional< Reloc::Model > RM)
FunctionPass * createSPIRVPostLegalizerPass()
CodeModel::Model getEffectiveCodeModel(std::optional< CodeModel::Model > CM, CodeModel::Model Default)
Helper method for getting the code model, returning Default if CM does not have a value.
LLVM_ABI char & ShrinkWrapID
ShrinkWrap pass. Look for the best place to insert save and restore.
LLVM_ABI char & MachineLateInstrsCleanupID
MachineLateInstrsCleanup - This pass removes redundant identical instructions after register allocati...
void initializeSPIRVRegularizerPass(PassRegistry &)
LLVM_ABI char & StackMapLivenessID
StackMapLiveness - This pass analyses the register live-out set of stackmap/patchpoint intrinsics and...
LLVM_ABI char & FuncletLayoutID
This pass lays out funclets contiguously.
LLVM_ABI char & PostRAMachineSinkingID
This pass perform post-ra machine sink for COPY instructions.
CodeGenOptLevel
Code generation optimization level.
Definition CodeGen.h:82
Target & getTheSPIRV64Target()
void initializeSPIRVPostLegalizerPass(PassRegistry &)
LLVM_ABI void initializeGlobalISel(PassRegistry &)
Initialize all passes linked into the GlobalISel library.
Target & getTheSPIRVLogicalTarget()
void initializeSPIRVAsmPrinterPass(PassRegistry &)
FunctionPass * createSPIRVRegularizerPass()
void initializeSPIRVStructurizerPass(PassRegistry &)
void initializeSPIRVEmitNonSemanticDIPass(PassRegistry &)
FunctionPass * createSPIRVMergeRegionExitTargetsPass()
LLVM_ABI FunctionPass * createInferAddressSpacesPass(unsigned AddressSpace=~0u)
void initializeSPIRVPreLegalizerPass(PassRegistry &)
void initializeSPIRVConvergenceRegionAnalysisWrapperPassPass(PassRegistry &)
LLVM_ABI char & MachineBlockPlacementID
MachineBlockPlacement - This pass places basic blocks based on branch probabilities.
LLVM_ABI char & BranchFolderPassID
BranchFolding - This pass performs machine code CFG based optimizations to delete branches to branche...
ModulePass * createSPIRVPrepareFunctionsPass(const SPIRVTargetMachine &TM)
FunctionPass * createSPIRVLegalizePointerCastPass(SPIRVTargetMachine *TM)
LLVM_ABI Pass * createLoopSimplifyPass()
LLVM_ABI char & MachineCopyPropagationID
MachineCopyPropagation - This pass performs copy propagation on machine instructions.
void initializeSPIRVStripConvergentIntrinsicsPass(PassRegistry &)
ModulePass * createSPIRVLegalizeImplicitBindingPass()
Implement std::hash so that hash_code can be used in STL containers.
Definition BitVector.h:851
RegisterTargetMachine - Helper template for registering a target machine implementation,...